# Chapter 7 Basic processing Unit

#### **Chapter Objectives**

- How a processor executes instructions
- Internal functional units and how they are connected
- Hardware for generating internal control signals
- The micro programming approach
- Micro program organization

#### **Fundamental Concepts**

- Processor fetches one instruction at a time, and perform the operation specified.
- Instructions are fetched from successive memory locations until a branch or a jump instruction is encountered.
- Processor keeps track of the address of the memory location containing the next instruction to be fetched using Program Counter (PC).
- Instruction Register (IR)

#### **Executing an Instruction**

• Fetch the contents of the memory location pointed to by the PC. The contents of this location are loaded into the IR (fetch phase).

$$IR \leftarrow [[PC]]$$

• Assuming that the memory is byte addressable, increment the contents of the PC by 4 (fetch phase).

$$PC \leftarrow [PC] + 4$$

• Carry out the actions specified by the instruction in the IR (execution phase).

#### **Processor Organization**



Figure 7.1. Single-bus organization of the datapath inside a processor.

- ALU and all the registers are interconnected via a single common bus.
- The data and address lines of the external memory bus connected to the internal processor bus via the memory data register, MDR, and the memory address register, MAR respectively.
- Register MDR has two inputs and two outputs.
- Data may be loaded into MDR either from the memory bus or from the internal processor bus.
- The data stored in MDR may be placed on either bus.
- The input of MAR is connected to the internal bus, and its output is connected to the external bus.
- The control lines of the memory bus are connected to the instruction decoder and control logic.
- This unit is responsible for issuing the signals that control the operation of all the units inside the processor and for increasing with the memory bus.
- The MUX selects either the output of register Y or a constant value 4 to be provided as input A of the ALU.
- The constant 4 is used to increment the contents of the program counter.

#### **Register Transfers**



Figure 7.2. Input and output gating for the registers in Figure 7.1.

- Instruction execution involves a sequence of steps in which data are transferred from one register to another.
- For each register two control signals are used to place the contents of that register on the bus or to load the data on the bus into register.(in figure)
- The input and output of register Ri<sub>in</sub> and Ri<sub>out</sub> is set to 1, the data on the bus are loaded into R<sub>i</sub>.
- Similarly, when Ri out is set to 1, the contents of register Ri are placed on the bus.
- While Ri<sub>out</sub> is equal to 0, the bus can be used for transferring data from other registers.

#### Example

- Suppose we wish to transfer the contents of register R1 to register R4. This can be accomplished as follows.
- Enable the output of registers R1 by setting R1out to 1. This places the contents of R1 on the processor bus.
- Enable the input of register R4 by setting R4out to 1. This loads data from the processor bus into register R4.
- All operations and data transfers with in the processor take place with in time periods defined by the processor clock.
- The control signals that govern a particular transfer are asserted at the start of the clock cycle.



Figure 7.3. Input and output g ating for one register bit.

#### Performing an Arithmetic or Logic Operation

- The ALU is a combinational circuit that has no internal storage.
- ALU gets the two operands from MUX and bus. The result is temporarily stored in register Z.
- What is the sequence of operations to add the contents of register R1 to those of R2 and store the result in R3?
  - o R1out, Yin

- o R2out, SelectY, Add, Zin
- o Zout, R3in
- All other signals are inactive.
- In step 1, the output of register R1 and the input of register Y are enabled, causing the contents of R1 to be transferred over the bus to Y.
- Step 2, the multiplexer's select signal is set to Select Y, causing the multiplexer to gate the contents of register Y to input A of the ALU.
- At the same time, the contents of register R2 are gated onto the bus and, hence, to input B.
- The function performed by the ALU depends on the signals applied to its control lines.
- In this case, the ADD line is set to 1, causing the output of the ALU to be the sum of the two numbers at inputs A and B.
- This sum is loaded into register Z because its input control signal is activated.
- In step 3, the contents of register Z are transferred to the destination register R3. This last transfer cannot be carried out during step 2, because only one register output can be connected to the bus during any clock cycle.

#### **Fetching a Word from Memory**

- The processor has to specify the address of the memory location where this information is stored and request a Read operation.
- This applies whether the information to be fetched represents an instruction in a program or an operand specified by an instruction.
- The processor transfers the required address to the MAR, whose output is connected to the address lines of the memory bus.



Figure 7.4. Connection and control signals gistee MDR.

- At the same time, the processor uses the control lines of the memory bus to indicate that a Read operation is needed.
- When the requested data are received from the memory they are stored in register MDR, from where they can be transferred to other registers in the processor.

- The response time of each memory access varies (cache miss, memory-mapped I/O,...).
- To accommodate this, the processor waits until it receives an indication that the requested operation has been completed (Memory-Function-Completed, MFC).
- Move (R1), R2

 $MAR \leftarrow [R1]$ 

Start a Read operation on the memory bus

Wait for the MFC response from the memory

Load MDR from the memory bus

 $R2 \leftarrow [MDR]$ 

- The output of MAR is enabled all the time.
- Thus the contents of MAR are always available on the address lines of the memory bus.
- When a new address is loaded into MAR, it will appear on the memory bus at the beginning of the next clock cycle.(in fig)
  - A read control signal is activated at the same time MAR is loaded.
- This means memory read operations requires three steps, which can be described by the signals being activated as follows



Figure 7.5. Timing of a memory Read operation.

#### Storing a word in Memory

- Writing a word into a memory location follows a similar procedure.
- The desired address is loaded into MAR.
- Then, the data to be written are loaded into MDR, and a write command is issued.

#### **Example**

- Executing the instruction
- Move R2,(R1) requires the following steps
  - 1 R1<sub>out</sub>,MAR<sub>in</sub>
  - 2.R2<sub>out</sub>,MDR<sub>in</sub>,Write
  - 3.MDR<sub>outE</sub>,WMFC

#### **Execution of a Complete Instruction**

- Add (R3), R1
- Fetch the instruction
- Fetch the first operand (the contents of the memory location pointed to by R3)
- Perform the addition
- Load the result into R1

| Step | Action                                                                    |
|------|---------------------------------------------------------------------------|
| 1    | PC <sub>out</sub> , MAR <sub>in</sub> , Read, Select4Add, Z <sub>in</sub> |
| 2    | $Z_{out}$ , $PC_{in}$ , $Y_{in}$ , WMFC                                   |
| 3    | $MDR_out$ , $IR_in$                                                       |
| 4    | R3 <sub>out</sub> , MAR <sub>in</sub> , Read                              |
| 5    | R1 <sub>out</sub> , Y <sub>in</sub> , WMFC                                |
| 6    | $MDR_out$ , SelectY,Add, $Z_in$                                           |
| 7    | $Z_{out}$ , $R1_{in}$ , End                                               |

Figure 7.6. Control sequence execution of the instruction Add (R3),R1.



Figure 7.1. Single-bus organization of the datapath inside a proce

#### **Execution of Branch Instructions**

- A branch instruction replaces the contents of PC with the branch target address, which is usually obtained by adding an offset X given in the branch instruction.
- The offset X is usually the difference between the branch target address and the address immediately following the branch instruction.
- Conditional branch

# **Step Action**

PC<sub>out</sub>, MAR <sub>in</sub>, Read, Select4,Add, Z<sub>in</sub>
Z<sub>out</sub>, PC<sub>in</sub>, Y<sub>in</sub>, WMFC
MDR<sub>out</sub>, IR<sub>in</sub>
Gffset-field-of-IR<sub>out</sub>, Add, Z<sub>in</sub>
Z<sub>out</sub>, PC<sub>in</sub>, End

Figure 7.7. Control sequence for an unconditional branch instruction.

# **Multiple-Bus Organization**



Figure 7.8. Three-b us or ganization of the datapath.

# Step Action 1 PCout, R=B, MAR in, Read, IncPC 2 WMFC 3 MDR outB, R=B, IR in 4 R4outA, R5outB, SelectA, Add, R6in, End

Figure 7.9. Control sequence for the instruction. Add R4,R5,R6, for the three-bus organization in Figure 7.8.

#### **Hardwired Control**

- To execute instructions, the processor must have some means of generating the control signals needed in the proper sequence.
- Two categories: hardwired control and micro programmed control
- Hardwired system can operate at high speed; but with little flexibility.

#### **Control Unit Organization**



Figure 7.10. Control unit organization.

# **Detailed Control design**



Figure 7.11. Separation of the decoding and encoding functio

# Generating $\mathbf{Z}_{in}$



Figure 7.12. Generation of the  $Z_{in}$  control signal for the processor in Figure 7.1.

# **Generating End**



Figure 7.13. Generation of the End control signal.

# **A Complete Processor**



Figure 7.14. Block diagram of a complete processor

# **Microprogrammed Control**

- Control signals are generated by a program similar to machine language programs.
- Control Word (CW); microroutine; microinstruction

| Micro -<br>instructio | n., | PÇ. | PC <sub>out</sub> | $MAR_{in}$ | Read | $MDR_{out}$ | $\overline{R}_{in}$ | Y <sub>in</sub> | Select | Add | Zin | Zout | R1 <sub>out</sub> | R1 <sub>in</sub> | R3 <sub>out</sub> | WMFC | End | •• |
|-----------------------|-----|-----|-------------------|------------|------|-------------|---------------------|-----------------|--------|-----|-----|------|-------------------|------------------|-------------------|------|-----|----|
| 1                     |     | 0   | 1                 | 1          | 1    | 0           | 0                   | 0               | 1      | 1   | 1   | 0    | 0                 | 0                | 0                 | 0    | 0   |    |
| 2                     |     | 1   | 0                 | 0          | 0    | 0           | 0                   | 1               | 0      | 0   | 0   | 1    | 0                 | 0                | 0                 | 1    | 0   |    |
| 3                     |     | 0   | 0                 | 0          | 0    | 1           | 1                   | 0               | 0      | 0   | 0   | 0    | 0                 | 0                | 0                 | 0    | 0   |    |
| 4                     |     | 0   | 0                 | 1          | 1    | 0           | 0                   | 0               | 0      | 0   | 0   | 0    | 0                 | 0                | 1                 | 0    | 0   |    |
| 5                     |     | 0   | 0                 | 0          | 0    | 0           | 0                   | 1               | 0      | 0   | 0   | 0    | 1                 | 0                | 0                 | 1    | 0   |    |
| 6                     |     | 0   | 0                 | 0          | 0    | 1           | 0                   | 0               | 0      | 1   | 1   | 0    | 0                 | 0                | 0                 | 0    | 0   |    |
| 7                     |     | 0   | 0                 | 0          | 0    | 0           | 0                   | 0               | 0      | 0   | 0   | 1    | 0                 | 1                | 0                 | 0    | 1   |    |

Figure 7.15An example of microinstructions for Figure 7.6

| Step | Action                                                   |
|------|----------------------------------------------------------|
| 1    | PC out , MAR in , Read, Select4, Add, Zin                |
| 2    | $Z_{out}$ , PC $_{in}$ , Y $_{in}$ , WMF $$ C            |
| 3    | MDR $_{ m out}$ , IR $_{ m in}$                          |
| 4    | R3 out , MAR in , Read                                   |
| 5    | R1 $_{out}$ , Y $_{in}$ , WMF C                          |
| 6    | MDR $_{\mathrm{out}}$ , SelectY, Add, Z $_{\mathrm{in}}$ |
| 7    | $Z_{out}$ , R1 $_{in}$ , End                             |

Figure 7.6. Con trol sequence for execution of the instruction Add (R3),R1.



Figure 7.16. Basic organization of a microprogrammed control unit.

- The previous organization cannot handle the situation when the control unit is required to check the status of the condition codes or external inputs to choose between alternative courses of action.
- Use conditional branch microinstruction.

## AddressMicroinstruction

| 0        | PC <sub>nut</sub> , MAR <sub>in</sub> , Read, Select4, Add, Z <sub>in</sub>                                |
|----------|------------------------------------------------------------------------------------------------------------|
| 1        | $Z_{nut}$ , $PC_{in}$ , $Y_{in}$ , $WMFC$                                                                  |
| 2        | MDR <sub>out</sub> . IR <sub>in</sub>                                                                      |
| 3        | Branch to starting addressof appropriatemic roroutine                                                      |
|          |                                                                                                            |
|          |                                                                                                            |
| 25       | If N=0, then branch to microinstruction0                                                                   |
| 25<br>26 | If N=0, then branch to microinstruction0 Offset-field-of-IR <sub>but</sub> . SelectY. Add. Z <sub>in</sub> |
|          | ·                                                                                                          |



Figure 7.18. Organization of the control unit to allow conditional branching in the microprogram.

#### **Microinstructions**

- A straightforward way to structure microinstructions is to assign one bit position to each control signal.
- However, this is very inefficient.
- The length can be reduced: most signals are not needed simultaneously, and many signals are mutually exclusive.
- All mutually exclusive signals are placed in the same group in binary coding.

| F1                                                                                                                                                                      | F2                                                                                                                | F3                                                                                                      | F4                                                         | F5                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------|
| F1 (4 bits)                                                                                                                                                             | F2 (3 bits)                                                                                                       | F3 (3 bits)                                                                                             | F4 (4 bits)                                                | F5 (2 bits)                            |
| 0000: No transfer<br>0001: PC out<br>0010: MDR out<br>0011: Z out<br>0100: R0 out<br>0101: R1 out<br>0110: R2 out<br>0111: R3 out<br>1010: TEMP out<br>1011: Offset out | 000: No transfer<br>001: PC in<br>010: IR in<br>011: Z in<br>100: R0 in<br>101: R1 in<br>110: R2 in<br>111: R3 in | 000: No transfer<br>001: MAR <i>in</i><br>010: MDR <i>in</i><br>011: TEMP <i>in</i><br>100: Y <i>in</i> | 0000: Add<br>0001: Sub<br>1111: XOR<br>16 ALU<br>functions | 00: No action<br>01: Read<br>10: Write |

| F6                       | F7                      | F8                    | • • • • |
|--------------------------|-------------------------|-----------------------|---------|
| F6 (1 bit)               | F7 (1 bit)              | F8 (1 bit)            |         |
| 0: SelectY<br>1: Select4 | 0: No action<br>1: WMFC | 0: Continue<br>1: End |         |

Figure 7.19. An example of a partial format for field-encoded microinstructions.

# **Further Improvement**

- Enumerate the patterns of required signals in all possible microinstructions. Each meaningful combination of active control signals can then be assigned a distinct code.
- Vertical organization
- Horizontal organization

#### Micro program Sequencing

- If all micro programs require only straightforward sequential execution of microinstructions except for branches, letting a μPC governs the sequencing would be efficient.
- However, two disadvantages:
  - Having a separate micro routine for each machine instruction results in a large total number of microinstructions and a large control store.
  - Longer execution time because it takes more time to carry out the required branches.
- Example: Add src, Rdst
- Four addressing modes: register, autoincrement, autodecrement, and indexed (with indirect forms).



Figure 7.20. Flowchart of a microprogram for the Add src,Rdst instruction.

| Address<br>(octal) | Microinstruction                                                                                       |
|--------------------|--------------------------------------------------------------------------------------------------------|
| 000                | PC <sub>out</sub> MAR <sub>in</sub> , Read, Sele <b>t</b> t Add, Z <sub>in</sub>                       |
| 001                | $Z_{out}$ PC <sub>io</sub> , Y io WMFC                                                                 |
| 002                | MDR <sub>out</sub> IR <sub>in</sub>                                                                    |
| 003                | µBranch ₄PC← 101 (from Instruction decoder)                                                            |
|                    | $\mu PG_{,4} \leftarrow [IR_{10,3}], \ \mu PG \leftarrow [I\overline{R_{10}}] \cdot [IRg] \cdot [IRg]$ |
| 121                | Rsrc <sub>ut</sub> , MAR <sub>is</sub> , Read, Select4, Add, <sub>it</sub> Z                           |
| 122                | Z <sub>out</sub> Rsrc <sub>in</sub>                                                                    |
| 123                | μBranch {μPC← 170;μPG₀← [lR͡s]}, WMFC                                                                  |
| 170                | MDR <sub>out</sub> MAR <sub>to</sub> , Read, WMFC                                                      |
| 171                | MDR <sub>out</sub> Y in                                                                                |
| 172                | Rdst <sub>at</sub> , SelectYAdd, Z <sub>in</sub>                                                       |
| 173                | Z <sub>out</sub> Rdst,, End                                                                            |

Figure 7.21. Microin struction for Add (Rsrc)+,Rdst.

## **Microinstructions with Next-Address Field**



Figure 7.22. Microinstruction-sequencing organization.

- The microprogram we discussed requires several branch microinstructions, which perform no useful operation in the datapath.
- A powerful alternative approach is to include an address field as a part of every microinstruction to indicate the location of the next microinstruction to be fetched.
- Pros: separate branch microinstructions are virtually eliminated; few limitations in assigning addresses to microinstructions.
- Cons: additional bits for the address field (around 1/6)
  Microinstruction

| F0                               | F1                                                                                                                                                                               | F2                                                                                                                                            | F3                                                                                                                      |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| F0 (8 bits)                      | F1 (3 bits)                                                                                                                                                                      | F2 (3 bits)                                                                                                                                   | F3 (3 bits)                                                                                                             |
| Address of next microinstruction | 000: No transfer<br>001: PC <sub>out</sub><br>010: MDR <sub>out</sub><br>011: Z <sub>out</sub><br>100: Rsr <sub>out</sub><br>101: Rdst <sub>ut</sub><br>110: TEMP <sub>out</sub> | 000: No transfer<br>001: PG <sub>n</sub><br>010: IR <sub>in</sub><br>011: Z <sub>in</sub><br>100: Rsrq <sub>n</sub><br>101: Rdst <sub>n</sub> | 000: No transfer<br>001: MAR <sub>in</sub><br>010: MDR <sub>in</sub><br>011: TEMP <sub>in</sub><br>100: Y <sub>in</sub> |

| F4                                       | F5                    | F6                    | F7                       |
|------------------------------------------|-----------------------|-----------------------|--------------------------|
|                                          | FF (0 hit-)           | FO (4 L:A)            | F7 /4 Lin                |
| F4 (4 bits)                              | F5 (2 bits)           | F6 (1 bit) 0: SelectY | F7 (1 bit)  0: No action |
| 0000: Add<br>0001: Sub<br>;<br>1111: XOR | 01: Read<br>10: Write | 1: Select4            | 1: WMFC                  |

| F8                        | F9                                    | F10                                     |
|---------------------------|---------------------------------------|-----------------------------------------|
| F8 (1 bit)                | F9 (1 bit)                            | F10 (1 bit)                             |
| 0: NextAdrs<br>1: InstDec | 0: No action<br>1: OR <sub>mode</sub> | 0: No action<br>1: OR <sub>indsrc</sub> |

Figure 7.23. Format for microinstructions in the example of Section 7

# Implementation of the Microroutine

| Octal address                    | F0                                                | F1                               | F2                               | F3                               | F4                                       | F5                       | F6               | F7               | F8               | F9               | F10              |
|----------------------------------|---------------------------------------------------|----------------------------------|----------------------------------|----------------------------------|------------------------------------------|--------------------------|------------------|------------------|------------------|------------------|------------------|
| 0 0 0<br>0 0 1<br>0 0 2<br>0 0 3 | 0 0 0 0 0 0 0 0 1<br>0 0 0 0 0 0 0 1 0<br>0 0 0 0 | 0 0 1<br>0 1 1<br>0 1 0<br>0 0 0 | 0 1 1<br>0 0 1<br>0 1 0<br>0 0 0 | 0 0 1<br>1 0 0<br>0 0 0<br>0 0 0 | 0 0 0 0<br>0 0 0 0<br>0 0 0 0<br>0 0 0 0 | 0 1<br>0 0<br>0 0<br>0 0 | 1<br>0<br>0<br>0 | 0<br>1<br>0<br>0 | 0<br>0<br>0<br>1 | 0<br>0<br>0<br>1 | 0<br>0<br>0<br>0 |
| 1 2 1<br>1 2 2                   | 0 1 0 1 0 0 1 0 0 1 1 1 1 1 1 1 1 1 1 1           | 1 0 0<br>0 1 1                   | 0 1 1<br>1 0 0                   | 0 0 1<br>0 0 0                   | 0 0 0 0<br>0 0 0 0                       | 0 1<br>0 0               | 1<br>0           | 0<br>1           | 0<br>0           | 0<br>0           | 0<br>1           |
| 1 7 0<br>1 7 1<br>1 7 2<br>1 7 3 | 0 1 1 1 1 0 0 1<br>0 1 1 1 1 0 1 0<br>0 1 1 1 1   | 0 1 0<br>0 1 0<br>1 0 1<br>0 1 1 | 0 0 0<br>0 0 0<br>0 1 1<br>1 0 1 | 0 0 1<br>1 0 0<br>0 0 0<br>0 0 0 | 0 0 0 0<br>0 0 0 0<br>0 0 0 0<br>0 0 0 0 | 0 1<br>0 0<br>0 0<br>0 0 | 0<br>0<br>0<br>0 | 1<br>0<br>0<br>0 | 0<br>0<br>0      | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 |

Figure 7.24. Implementation of the microroutine of Figure 7.21 using a next-microinstruction address field. (See Figure 7.23 for encoded signals.)



Figure 7.25. Some details of the control-signal-generating circuitry.



Figure 7.26. Control circuitry for bit-ORing (part of the decoding circuits in Figure 7.25).

# **Further Discussions**

- Prefetching
- Emulation